

#### Parallel Computing

#### **CUDA III**

Mohamed Zahran (aka Z) mzahran@cs.nyu.edu http://www.mzahran.com



### Quick Exercises

If a CUDA device's SM can take up to 1,536 threads and up to 4 blocks, which of the following block configs would result in the most number of threads in the SM?

- 128 threads/blk
- 256 threads/blk
- -512 threads/blk
- -1,024 threads/blk

### Quick Exercises

- For a vector addition, assume that the vector length is 2,000, each thread calculates one output element, and the thread block size 512 threads. How many threads will be in the grid?
- Given the above, how many warps do you expect to have divergence due to the boundary check on the vector length?

### Quick Exercises

A CUDA programmer says that if they launch a kernel with only 32 threads in each block, they can leave out the \_\_syncthreads() instruction wherever barrier synchronization is needed. Do you think this is a good idea? Explain.

### A Motivational Example

- G80 supports 86.4 GB/s of global memory access
- Single precision floating point = 4 bytes
- Then we cannot load more than 86.4/4 = 21.6 giga single precision data per second
- Theoretical peak performance of G80 is 367gigaflops!
   How come??

#### Computation vs Memory Access

 Compute to global memory access (CGMA) ratio

#### Definition

The number of FP calculations performed for each access to the global memory within a region in a CUDA program.

#### Computation vs Memory Access

```
__global__ void MatrixMulKernel(float* Md, float* Nd, float* Pd, int Width)
// Calculate the row index of the Pd element and M
int Row = blockIdx.y*TILE_WIDTH + threadIdx.y;
// Calculate the column index of Pd and N
int Col = blockIdx.x*TILE WIDTH + threadIdx.x;
float Pvalue = 0:
// each thread computes one element of the block sub-matrix
for (int k = 0; k \in Width; ++k)
Pvalue += Md[Row*Width+k] * Nd[k*Width+Coll:
Pd[Row*Width+Coll = Pvalue:
                               2 memory accesses
                               1 FP multiplication
                               1 FP addition
```

so CGMA = 1

#### Main Goals for This Lecture



- How to make the best use of the GPU memory system?
- How to deal with hardware limitation?

Measure of success: higher CGMA





#### Registers

- Fastest.
- Do not consume off-chip bandwidth.
- Only accessible by a thread.
- Lifetime of a thread



#### **Shared Memory**

- Extremely fast
- Highly parallel
- Restricted to a block
- Example: Fermi's shared/L1 is 1+TB/s aggregate



**Global Memory** 



### Important!

- Each access to registers involves fewer machine-level instructions than global memory.
- Aggregate register files bandwidth = ~two orders of magnitude that of the global memory!
- Energy consumed for accessing a value from the register file =~ at least an order of magnitude lower than accessing global memory!
- Shared memory is part of the address space > accessing it requires load/store instructions.

| Variable declaration            | Memory   | Scope  | Lifetime    |
|---------------------------------|----------|--------|-------------|
| int LocalVar;                   | register | thread | thread      |
| deviceshared int SharedVar;     | shared   | block  | block       |
| device int GlobalVar;           | global   | grid   | application |
| deviceconstant int ConstantVar; | constant | grid   | application |

Scope: the range of threads that can access a variable Lifetime: the portion of the program's execution when the variable is available for use.

\_\_device\_\_ is optional when used with \_\_shared\_\_, or constant

Automatic variables reside in a register

| Variable declaration            | Memory   | Scope  | Lifetime    |
|---------------------------------|----------|--------|-------------|
| int LocalVar;                   | register | thread | thread      |
| deviceshared int SharedVar;     | shared   | block  | block       |
| device int GlobalVar;           | global   | grid   | application |
| deviceconstant int ConstantVar; | constant | grid   | application |

Automatic array variables local to a thread reside in local memory.

local memory



Does not physically exist. It is an abstraction to the local scope of a thread. Actually put in global memory by the compiler.

| Variable declaration            | Memory   | Scope  | Lifetime                 |
|---------------------------------|----------|--------|--------------------------|
| int LocalVar;                   | register | thread | thread                   |
| deviceshared int SharedVar;     | shared   | block  | block                    |
| device int GlobalVar;           | global   | grid   | appl <del>icati</del> on |
| deviceconstant int ConstantVar; | constant | grid   | application              |

The variable must be declared within the kernel function body; and will be available only within the kernel code.

| Variable declaration            | Memory   | Scope  | Lifetime    |
|---------------------------------|----------|--------|-------------|
| int LocalVar;                   | register | thread | thread      |
| deviceshared int SharedVar;     | shared   | block  | block       |
| device int GlobalVar;           | global   | grid   | application |
| deviceconstant int ConstantVar; | constant | grid   | application |

The variable must be declared outside of any function.

- Declaration of constant variables must be outside any function body.
- Currently total size of constant variables in an application is limited to 64KB.

By declaring a CUDA variable in one of the CUDA memory types, a CUDA programmer dictates the visibility and access speed of the variable.

#### Reducing Global Memory Traffic

- Global memory access is performance bottleneck.
- The lower CGMA the lower the performance
- Reducing global memory access enhances performance.
- A common strategy is tiling: partition the data into subsets called tiles, such that each tile fits into the shared memory.



Access order

| P <sub>0,0</sub>                    | P <sub>1,0</sub>                    | P <sub>0,1</sub>                    | P <sub>1,1</sub>                    |
|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|
| thread <sub>0,0</sub>               | thread <sub>1,0</sub>               | thread <sub>0,1</sub>               | thread <sub>1,1</sub>               |
| M <sub>0,0</sub> * N <sub>0,0</sub> | M <sub>0,0</sub> * N <sub>1,0</sub> | M <sub>0,1</sub> * N <sub>0,0</sub> | M <sub>0,1</sub> * N <sub>1,0</sub> |
| M <sub>1,0</sub> * N <sub>0,1</sub> | M <sub>1,0</sub> * N <sub>1,1</sub> | M <sub>1,1</sub> * N <sub>0,1</sub> | M <sub>1,1</sub> * N <sub>1,1</sub> |
| M <sub>2,0</sub> * N <sub>0,2</sub> | M <sub>2,0</sub> * N <sub>1,2</sub> | M <sub>2,1</sub> * N <sub>0,2</sub> | M <sub>2,1</sub> * N <sub>1,2</sub> |
| M <sub>3,0</sub> * N <sub>0,3</sub> | M <sub>3,0</sub> * N <sub>1,3</sub> | M <sub>3,1</sub> * N <sub>0,3</sub> | M <sub>3,1</sub> * N <sub>1,3</sub> |

- The basic idea is to make threads that use common elements collaborate.
- Each thread can load different elements into the shared memory before calculations.
- These elements will be used by the thread that loaded them and other threads that share them.

|                  |                                                     | Phase 1                                             |                                                                                                                 | P                                                   | hase 2                                              |                                                                                                                 |
|------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| T <sub>0,0</sub> | <b>Md<sub>0,0</sub></b><br>↓<br>Mds <sub>0,0</sub>  | <b>Nd<sub>0,0</sub></b><br>↓<br>Nds <sub>0,0</sub>  | PValue <sub>0,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>1,0</sub> *Nds <sub>0,1</sub>  | <b>Md<sub>2,0</sub></b><br>↓<br>Mds <sub>0,0</sub>  | <b>Nd<sub>0,2</sub></b><br>↓<br>Nds <sub>0,0</sub>  | PValue <sub>0,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>1,0</sub> *Nds <sub>0,1</sub>  |
| T <sub>1,0</sub> | <b>Md</b> <sub>1,0</sub><br>↓<br>Mds <sub>1,0</sub> | <b>Nd</b> <sub>1,0</sub><br>↓<br>Nds <sub>1,0</sub> | PValue <sub>1,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>1,0</sub> +<br>Mds <sub>1,0</sub> *Nds <sub>1,1</sub>  | <b>Md</b> <sub>3,0</sub><br>↓<br>Mds <sub>1,0</sub> | <b>Nd</b> <sub>1,2</sub><br>↓<br>Nds <sub>1,0</sub> | PValue <sub>1,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>1,0</sub> +<br>Mds <sub>1,0</sub> *Nds <sub>1,1</sub>  |
| T <sub>0,1</sub> | <b>Md</b> <sub>0,1</sub> ↓ Mds <sub>0,1</sub>       | Nd <sub>0,1</sub> ↓ Nds <sub>0,1</sub>              | PdValue <sub>0,1</sub> +=<br>Mds <sub>0,1</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>0,1</sub> | $Md_{2,1}$ $\downarrow$ $Mds_{0,1}$                 | <b>Nd<sub>0,3</sub></b><br>↓<br>Nds <sub>0,1</sub>  | PdValue <sub>0,1</sub> +=<br>Mds <sub>0,1</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>0,1</sub> |
| T <sub>1,1</sub> | <b>Md</b> <sub>1,1</sub> ↓ Mds <sub>1,1</sub>       | Nd <sub>1,1</sub> ↓ Nds <sub>1,1</sub>              | PdValue <sub>1,1</sub> +=<br>Mds <sub>0,1</sub> *Nds <sub>1,0</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>1,1</sub> | <b>Md</b> <sub>3,1</sub><br>↓<br>Mds <sub>1,1</sub> | <b>Nd</b> <sub>1,3</sub><br>↓<br>Nds <sub>1,1</sub> | PdValue <sub>1,1</sub> +=<br>Mds <sub>0,1</sub> *Nds <sub>1,0</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>1,1</sub> |

Time

- Potential reduction in global memory traffic in matrix multiplication example is proportional to the dimension of the blocks used.
  - With NxN blocks the potential reduction would be N
- If an input matrix is of dimension M and the tile size is TILE\_WIDTH, the dot product will be performed in M/TILE\_WIDTH phases.

```
global void MatrixMulKernel(float* Md, float* Nd, float* Pd, int Width)
   __shared__float Mds[TILE_WIDTH][TILE_WIDTH]:
   __shared__float Nds[TILE_WIDTH][TILE_WIDTH];

 int bx = blockIdx.x; int by = blockIdx.y;

   int tx = threadIdx.x; int ty = threadIdx.y;
// Identify the row and column of the Pd element to work on
5. int Row = by * TILE_WIDTH + ty;
6. int Col = bx * TILE_WIDTH + tx;
7. float Pvalue = 0:
// Loop over the Md and Nd tiles required to compute the Pd element
8. for (int m = 0; m < Width/TILE WIDTH: ++m) {
// Collaborative loading of Md and Nd tiles into shared memory
9.
     Mds[tv][tx] = Md[Row*Width + (m*TILE WIDTH + tx)]:
10.
      Nds[ty][tx] = Nd[(m*TILE WIDTH + ty)*Width + Col];
11.
                                                                     The Phases
     __syncthreads();
12. for (int k = 0; k < TILE_WIDTH; ++k)
13.
      Pvalue += Mds[ty][k] * Nds[k][tx];
14.
      __syncthreads():
15. Pd[Row*Width + Col] = Pvalue:
```

```
global void MatrixMulKernel(float* Md, float* Nd, float* Pd, int Width)
    __shared__float Mds[TILE_WIDTH][TILE_WIDTH]:
   __shared__float Nds[TILE_WIDTH][TILE_WIDTH];
   int bx = blockIdx.x: int by = blockIdx.y:
   int tx = threadIdx.x; int ty = threadIdx.y;
// Identify the row and column of the Pd element to work on
5. int Row = by * TILE_WIDTH + ty:
6. int Col = bx * TILE WIDTH + tx;
7. float Pyalue = 0:
// Loop over the Md and Nd tiles required to compute the Pd element
8. for (int m = 0; m < Width/TILE WIDTH: ++m) {
// Collaborative loading of Md and Nd tiles into shared memory
      Mds[ty][tx] - Md[Row*Width + (m*TILE WIDTH + tx)]:
10.
      Nds[ty][tx] = Nd[(m*TILE_WIDTH + ty)*Width + Col];
                                                            to be sure needed elements
11. __syncthreads();
                                                            are loaded
12.
      for (int k = 0: k < TILE_WIDTH: ++k)
13.
        Pvalue += Mds[ty][k] * Nds[k][tx];
                                                            to be sure calculations are
       syncthreads();
14.
                                                             completed
15. Pd[Row*Width + Col] = Pvalue:
```

#### Exercise

How can we use shared memory to reduce global memory bandwidth for matrix addition?

# Do you Remember the G80 example?

- 86.4 GB/s global memory bandwidth
- In matrix multiplication if we use 16x16 tiles -> reduction in memory traffic by a factor of 16
- Global memory can now support  $[(86.4/4) \times 16] = 345.6$  gigaflops -> very close to the peak (367gigaglops).

# Memory As Limiting Factor to Parallelism

- Limited shared memory limits the number of threads that can execute simultaneously in SM for a given application
  - The more memory locations each thread requires, the fewer the number of threads per SM
  - Same applies to registers

# Memory As Limiting Factor to Parallelism

#### • Example: Registers

- G80 has 8K registers per SM -> 128K registers for entire processor.
- G80 can accommodate up to 768 threads per SM
- To fill this capacity each thread can use only 8K/768 = 10 registers.
- If each thread uses 11 registers -> threads per SM are reduced -> per block granularity
- e.g. if block contains 256 threads the number of threads will be reduced by 256 -> lowering the number of threads/SM from 768 to 512 (i.e. 1/3 reduction of threads!)

# Memory As Limiting Factor to Parallelism

- · Example: Shared memory
  - G80 has 16KB of shared memory per SM
  - SM accommodates up to 8 blocks
  - To reach this maximum each block must not exceed 16KB/8 = 2KB of memory.
  - e.g. if each block uses 5KB -> no more than
     3 blocks can be assigned to each SM

#### Conclusions

- Using memory effectively will likely require the redesign of the algorithm.
- The ability to reason about hardware limitations when developing an application is a key concept of computational thinking.